

# MXIC vEE Introduction

2022.12





### **MXIC vEE Introduction**

MXIC vEE(virtual EEPROM Emulation) propose an algorithm and system architecture for implementing the EEPROM emulation on a Read-While-Write flash memory. It support to run read and write/erase operations simultaneously in multi-threaded and real-time environment. It gains about 20% increase on overall read/write performance.

**Application** 

**EEPROM Emulation** 

**BSP & HAL** 

NOR FLASH

An EEPROM emulation is implement as a flash translation management layer on a NOR flash memory.

An application issues a request to the vEE, which manages to fine a target physical location in the flash and executes the requesting operation via BSP&HAL layer.

### **MXIC vEE Introduction**

When using RWW OctaFlash, our vEE has actually achieved 20% overall performance improvement, referring to vEE's system architecture. There are three layers:

- 1) Address Arbitration Layer: it distributes user logical addresses into different flash memory banks to enhance parallelism of running read and write/erase operations.
- 2) EEPROM Emulation Layer: RWWEE is viewed as a set of identical small EEPROMs and this layer manges each of them independently.
- 3) RWW Control Layer: it is responsible for multi-threading management and RWW timing control.





### **MXIC vEE Introduction**

- Although vEE is suit for Read-While-Write(RWW) Flash, it can also work on normal NOR flash by disabling the RWW feature.
- Now, MXIC vEE is suit for QSPI Nor Flash(MX25 series), OSPI Nor flash(MX25LW/MX25LM series) and SPI Nand Flash(MX31series)
- For more detail, please refer to <Read-While-Write EEPROM Emulation Introduction (FSP Version)>



# **vEE** Layer





# **Required Resources**

- MXIC vEE module pack file
- Renesas FSP v4.0 or later
- RA6M4 Development Board





### **MXIC vEE Module**



# **vEE Configuration for Nor Flash**

| ngs Property                  | Value                                    |
|-------------------------------|------------------------------------------|
| ✓ Common                      |                                          |
| Parameter Checking            | Default (BSP)                            |
| Select Flash Type             | QSPI Normal Nor Flash                    |
| Select Controller             | QSPI                                     |
| PC_Protection                 | Disabled                                 |
| CRC                           | Disabled                                 |
| Read_Rollback                 | Disabled                                 |
| Background                    | Disabled                                 |
| ECC Check(Only for OctaFlash) | Disabled                                 |
| Select Hash Type              | MX_EEPROM_HASH_SEQUENTIAL                |
| MX_FLASH_CHUNK_SIZE           | 0x10                                     |
| MX_FLASH_PAGE_SIZE            | 0x100                                    |
| MX_FLASH_SECTOR_SIZE          | 0x1000                                   |
| MX_FLASH_BLOCK_SIZE           | 0x10000                                  |
| MX_FLASH_BANK_SIZE            | 0x400000                                 |
| MX_FLASH_TOTAL_SIZE           | 0x1000000                                |
| MX_EEPROM_BANKS               | 4                                        |
| MX_EEPROM_CLUSTERS_PER_BANK   | 1                                        |
| MX_EEPROM_SECTORS_PER_CLUSTER | 16                                       |
| MX_EEPROM_FREE_SECTORS        | 1                                        |
| MX_EEPROM_ENTRY_SIZE          | 256                                      |
| BANK_OFFSET                   | {0x000000, 0x400000, 0x800000, 0xc00000} |
| ✓ Module MXIC Virtual EEPROM  |                                          |
| Name                          | g mx vee0                                |

# **vEE Configuration for SPI\_Nand Flash**

#### **MXIC Virtual EEPROM**

Settings

| Property                      | Value                                        |
|-------------------------------|----------------------------------------------|
| ∨ Common                      |                                              |
| Parameter Checking            | Default (BSP)                                |
| Select Flash Type             | SPI_Nand Flash(Use QSPI_CONTROL)             |
| Select Controller             | QSPI                                         |
| PC_Protection                 | Disabled                                     |
| CRC                           | Disabled                                     |
| Read_Rollback                 | Disabled                                     |
| Background                    | Disabled                                     |
| ECC Check(Only for OctaFlash) | Disabled                                     |
| Select Hash Type              | MX_EEPROM_HASH_SEQUENTIAL                    |
| MX_FLASH_CHUNK_SIZE           | 0x10                                         |
| MX_FLASH_PAGE_SIZE            | 512                                          |
| MX_FLASH_SECTOR_SIZE          | 0x1000                                       |
| MX_FLASH_BLOCK_SIZE           | 0x10000                                      |
| MX_FLASH_BANK_SIZE            | 0x1000000                                    |
| MX_FLASH_TOTAL_SIZE           | 0x4000000                                    |
| MX_EEPROM_BANKS               | 4                                            |
| MX_EEPROM_CLUSTERS_PER_BANK   | 1                                            |
| MX_EEPROM_SECTORS_PER_CLUSTER | 16                                           |
| MX_EEPROM_FREE_SECTORS        | 1                                            |
| MX_EEPROM_ENTRY_SIZE          | 512                                          |
| BANK_OFFSET                   | {0x000000, 0x4000000, 0x8000000, 0xc0000000} |
| ▼ Module MXIC Virtual EEPROM  | <i>₩</i>                                     |
| Name                          | g_mx_vee0                                    |



- Select Flash Type:
  - Here we have four choices
    - (1) QSPI Normal Nor Flash
    - (2) QSPI Normal Nor Flash
    - (3) QSPI RWW Nor Flash
    - (4) SPI Nand Flash
- Select Controller:

Here we can select QSPI or OSPI controller.

SPI Nand Flash is Nand flash but it can act like a Nor Flash.

QSPI/OSPI Normal Flash and SPI Nand Flash(MX25 series)can achieve all functions.

Macronix Proprietary

OSPI RWW Flash can realize the Read-While-Write function in vEE.

User should choose the correct type of flash according to the actual situation.



OSPI RWW Nor Flash has add RWW function comparing to OSPI Normal Flash functions.

If your flash is RWW Flash but you don't want to use rww function, please choose OSPI Normal Nor Flash.

OSPI module's clock should not exceed 50MHz in OSPI default setting or Command interval setting set a higher value (Command interval time exceed 40ns).



■ PC Protection:

Handle insufficient erase by sudden power cycling.

CRC:

Enable or Disable CRC check, if you enable crc, you should add crc module.

■ Read Rollback:

Try to recover the old version of user data if any read error happens.

■ Background:

Put some time-consuming task to background thread to improve the response time of user request.

Macronix Proprietary



- Select Hash Type
- MX FLASH CHUNK SIZE
- MX FLASH PAGE SIZE
- MX\_FLASH\_SECTOR\_SIZE
- MX\_FLASH\_BLOCK\_SIZE
- MX FLASH BANK SIZE
- MX FLASH TOTAL SIZE
- MX EEPROM BANKS
- MX\_EEPROM\_CLUSTERS\_PER\_BANK
- MX\_EEPROM\_SECTORS\_PPER\_CLUSTER
- MX\_EEPROM\_FREE\_SECTORS
- MX EEPROM ENTRY SIZE
- **BANK OFFSET**

Please refer to <Read-While-Write EEPROM Emulation Introduction (FSP Version)> for all the above items.



■ User can use the default settings or modify the settings according to the actual Flash, ,or use the default value.

■ The MX\_BANK\_SIZE is unique to RWW Flash(Please refer to Octa RWW Flash datasheet), but here can also be used in Normal Flash, we can artificially divide the whole chip into multiple banks and build vEE Emulation on it.



☐ In SPI\_Nand, It is a little different from nor flash:

(1)For SPI\_Nand Flash, the typical value of page size is 0x800, block size is 0x20000 and sector size is ignore. In addition, MX\_EEPROM\_ENTRY\_SIZE is 512, and BANK\_OFFSET interval is 0x400000(eg.{0x80000, 0x4080000, 0x8080000, 0xc080000}).

- (2) Actually, the 'MX\_FLASH\_PAGE\_SIZE' is 2048, however, one page can only write four times, so in vEE, we set it 512.
- (3)The vEE will ignore 'MX\_FLASH\_SECTOR\_SIZE' cause SPI\_Nand don't have sectors.
- (4)The 'MX\_EEPROM\_ENTRY\_SIZE' is 512.
- (5)The 'BANK\_OFFSET' can refer the picture above or SPI\_Nand datasheet.









# MACRONIX INTERNATIONAL Co., LTD.

Copyright© Macronix International Co., Ltd. 2023. All rights reserved, including the trademarks and tradename thereof, such as Macronix, MXIC, MXIC Logo, MX Logo, Integrated Solutions Provider, Nbit, Macronix Nbit, HybridNVM, HybridFlash, HybridXFlash, XtraROM, KH Logo, BE-SONOS, KSMC, Kingtech, MXSMIO, RichBook, OctaBus, ArmorFlash, LybraFlash. The names and brands of third party referred thereto (if any) are for identification purposes only.